

zero\_crossing turns HIGH since curr\_sample is positive new\_sample\_in is negative

state moves from STATE\_ARM (o) to STATE\_ACTIVE (1) due to zero\_crossing being HIGH while write\_enable HIGH and in STATE\_ACTIVE, count increments and write\_new\_sample updates



when count reaches 255 it resets to 0, state changes from STATE\_ACTIVE to STATE\_WAIT and write\_enable turns off

when wave\_display\_idle goes HIGH state moves from STATE\_WAIT to STATE\_ARM

curr\_sample and new\_sample\_in are opposite signs so once again it triggers zero\_crossing to go HIGH and this causes state to go from STATE\_ARM to STATE\_ACTIVE



when new\_sample\_ready is off the counter stops incrementing and the write\_new\_sample etc stop updating



when reset is triggered, all the flip-flop values are set back at o and sets the counting in STATE\_ACTIVE back to o

## wave\_display



x: 0000000000, y: 1111111111 = valid\_pixel: 0 -> TRUE

x: 00100000000, y: 1111111111 = valid\_pixel: 0 -> TRUE

x: 0100000000, y: 1111111111 = valid\_pixel: 0 -> TRUE

x: 00000000000, y: 0000000000 = valid\_pixel: 0 -> TRUE

x: 01000000000, y: 0111111111 = valid\_pixel: 1 -> TRUE

x: 00100011000, y: 0111111111 = valid\_pixel: 1 -> TRUE

Valid\_pixel goes high at the same time when rbg pixels equal white as expected.

Text to the right oututs TRUE when the our expected\_valid\_pixel matches valid\_expel

# Wave\_display continued



When the read\_addr changes (in blue) the curr\_read\_value changes at the same time as expected since read\_addr changing is the enable to the flipflop that pushes a new read\_value

When read\_addr changes, read\_value changes one clock cycle later because the RAM takes one clock cycle as expected

## Wave\_display continued



This case shows when the wave is moving upward and RAM[x-1] < y < RAM[x] so the pixels should be white as expected. RAM[x-1] = 89 RAM[x] = 126 Y = 93

This case shows when wave is moving downward and RAM[x-1] > y > RAM[x] so pixels should be white as expected

RAM[x-1] = 255 RAM[x] = 95Y = 127



## Wave\_display continued

```
x 00111100110, y 0111111110, valid 1, read address 001110011, read value 01110011, read index 0, valid pixel 1, r 00000000, g 00000000, b 00000000, read value bounds [01011001, xxxxxxxxx]
We can see here that the read address is being calculated properly - take off the MSB and concatenate {read index, {x[9], x[7:1]}}. The read value is the last 8 bits of read address as expected. Even
though the pixel is valid as the xquad is 01 and v MSB indicates top half of the screen, the read address has not changed so the read value bounds do not have an upper bound as expected.
x 00111100111, y 0111111111, valid 1, read address 001110011, read value 01110011, read index 0, valid pixel 1, r 00000000, g 00000000, b 00000000, read value bounds [01011001, xxxxxxxxx]
Here, we see that since the read address is the same as above, the read value does not get propagated through as expected so the pixels are still black.
x 00111111100, y 0010111000, valid 1, read address 001111110, read value 01111110, read index 0, valid pixel 1, r 11111111, g 111111111, b 11111111, read value bounds [01011111, 01011001]
Here, the read address finally changes, so the read value propagates through. Since the y-coor falls in between the read value bounds and the xquad is 01, we have white pixels and the pixel is valid.
x 00111111101, y 0010111010, valid 1, read address 001111110, read value 01111110, read index 0, valid pixel 1, r 11111111, g 111111111, b 11111111, read value bounds [01011111, 01011001]
Same case as above, except the v coor changes however it is still within bounds so the pixels are still white.
x 00111111100, v 0011111100, valid 0, read address 001111110, read value 01111110, read index 0, valid pixel 0, r 00000000, g 00000000, b 00000000, read value bounds [01011111, 01011001]
Here, we have set valid = 0 so even though the x and y coor are valid, the pixels are black and valid pixel = 0 as expected.
x 010111111111, y 1011111110, valid 1, read address 111111111, read value 11111111, read index 1, valid pixel 0, r 00000000, g 00000000, b 00000000, read value bounds [10011111, 01011111]
Here we set the read index to be 1 so the read address should have a 1 in its MSB as expected. However, the v coor is not valid because the MSB is not 0 so pixels are black as expected.
x 01011111111, v 0011111111, valid 1, read address 111111111, read value 11111111, read index 1, valid pixel 1, r 11111111, g 11111111, b 11111111, read value bounds [10011111, 01011111]
Here, we adjust the v-coor so it is valid. The read value bounds indicate that the wave is moving downward. However, since RAM[x-1] > y > RAM[x], is satisfied, the pixels are white as expected.
x 00111111100, y 0011111111, valid 1, read address 111111111, read value 11111111, read index 1, valid pixel 1, r 11111111, g 111111111, b 111111111, read value bounds [10011111, 01011111]
Here, the address did not change so the read value bounds should stay the same as expected
```

x 00111111101, y 0011111101, valid 1, read\_address 101111110, read\_value 01111110, read\_index 1, valid\_pixel 1, r 11111111, g 11111111, b 111111111, read\_value bounds [01011111, 10011111] Here, the y-coor is within the bounds and the wave is moving upward so the pixels should be white as expected. Also, the read\_address changed so the read\_value bounds changed as expected.